## M7R Series 5.0 Volt HCMOS/TTL Compatible Surface Mount Oscillators





These are non-PLL based high frequency oscillators intended for applications that require low phase jitter. For frequencies 80.000 MHz and below, please see the M7S series.





<sup>\*</sup>Consult factory for availability.

|            |          | _         |          |
|------------|----------|-----------|----------|
| SUGGESTED  | SOL      | DER PAD I | _AYOUT   |
| -          | +-       | 0.200     | (5.08)   |
| <b>├</b> • |          | 0.050     | (1.27)   |
|            | Ш        | _         | 0.346    |
| Ħ          | H.       |           | (8.80)   |
| _          |          | _ ↓ 1     |          |
| FI.        | H        |           | <u>'</u> |
| ۳          | <u>.</u> | <b>_</b>  |          |
| 0.118 (3.0 | 00)      |           |          |

TYP

## **Pin Connections**

| PIN | FUNCTION         |  |  |  |  |
|-----|------------------|--|--|--|--|
| 1   | N/C or Tri-state |  |  |  |  |
| 2   | Ground           |  |  |  |  |
| 3   | Output           |  |  |  |  |
| 4   | +Vdd             |  |  |  |  |

|                           | PARAMETER                | Symbol                                                                | Min.                       | Тур.       | Max.     | Units  | Condition  |  |  |
|---------------------------|--------------------------|-----------------------------------------------------------------------|----------------------------|------------|----------|--------|------------|--|--|
| suc                       | Frequency Range          | F                                                                     | 80.001                     |            | 125      | MHz    |            |  |  |
|                           | Frequency Stability      | ∆F/F                                                                  | (See Orde                  | ring Info  | rmation) |        |            |  |  |
|                           | Operating Temperature    | Ta                                                                    | (See Orde                  | ring Info  | rmation) |        |            |  |  |
|                           | Storage Temperature      | Ts                                                                    | -55                        |            | +125     | °C     |            |  |  |
| atic                      | Input Voltage            | Vdd                                                                   | 4.5                        | 5.0        | 5.5      | V      |            |  |  |
| ≝                         | Input Current            | ldd                                                                   |                            |            | 90       | mA     |            |  |  |
| Electrical Specifications | Symmetry (Duty Cycle)    |                                                                       | (See Ordering Information) |            |          |        | See Note 1 |  |  |
|                           | Load                     |                                                                       | 10 TTL or 15 pF            |            |          |        | See Note 2 |  |  |
| tric                      | Rise/Fall Time           | Tr/Tf                                                                 |                            |            | 5        | ns     | See Note 3 |  |  |
| Eleci                     | Logic "1" Level          | Voh                                                                   | 90% Vdd                    |            |          | V      | HCMOS load |  |  |
|                           |                          |                                                                       | Vdd -0.5                   |            |          | V      | TTL load   |  |  |
|                           | Logic "0" Level          | Vol                                                                   |                            |            | 10% Vdd  | V      | HCMOS load |  |  |
|                           |                          |                                                                       |                            |            | 0.5      | V      | TTL load   |  |  |
|                           | Cycle to Cycle Jitter    |                                                                       |                            | 5          | 20       | ps RMS | 1 Sigma    |  |  |
|                           | Tri-state Function       |                                                                       | Pin 1 logic                | "1" or flo |          |        |            |  |  |
|                           |                          |                                                                       | Pin 1 logic                | "0"; outp  |          |        |            |  |  |
| la l                      | Mechanical Shock         | Per MIL-STD-202, Method 213, Condition C                              |                            |            |          |        |            |  |  |
| Environmental             | Vibration                | Per MIL-STD-202, Method 201 & 204                                     |                            |            |          |        |            |  |  |
|                           | Reflow Solder Conditions | 240°C for 10 s max.                                                   |                            |            |          |        |            |  |  |
| Ķ                         | Hermeticity              | Per MIL-STD-202, Method 112 (1 x 10 <sup>-8</sup> atm.cc/s of helium) |                            |            |          |        |            |  |  |
| ᇤ                         | Solderability            | Per EIAJ-STD-002                                                      |                            |            |          |        |            |  |  |

- 1. Symmetry is measured at 1.4 V with TTL load, and at 50% Vdd with HCMOS load.
- 2. TTL load See load circuit diagram #1 on page 92. HCMOS load See load circuit diagram #2 on page 92.
- $3. \ Rise/Fall \ times \ are \ measured \ between \ 0.5 \ V \ and \ 2.4 \ V \ with \ TTL \ load, \ and \ between \ 10\% \ Vdd \ and \ 90\% \ Vdd \ with \ HCMOS \ load.$

M-tron reserves the right to make changes to the product(s) and service(s) described herein without notice. No liability is assumed as a result of their use or application. No rights under any patent accompany the sale of such product.